tag:blogger.com,1999:blog-865007134733273439.post1923325822338686598..comments2023-04-13T05:51:35.914-04:00Comments on Sensicomm LLC - Signals, sensors, comms: ATLYS HDMIJoe Rothweilerhttp://www.blogger.com/profile/07215509695497889602noreply@blogger.comBlogger7125tag:blogger.com,1999:blog-865007134733273439.post-81881310776187112352011-04-05T21:49:45.614-04:002011-04-05T21:49:45.614-04:00hapv,
One idea is to try using a monitor with a DV...hapv,<br />One idea is to try using a monitor with a DVI input, and an HDMI-to-DVI cable between the Atlys and the monitor. I've found that several devices won't talk to an HDMI device when the Atlys is in between, but they will send video (no audio) to DVI. I suspect it has something to do with the user restrictions built into the HDMI spec, but I haven't really investigated the problem.Joe Rothweilerhttps://www.blogger.com/profile/07215509695497889602noreply@blogger.comtag:blogger.com,1999:blog-865007134733273439.post-28301969365145829742011-04-05T07:09:58.496-04:002011-04-05T07:09:58.496-04:00HI all,
I inserted jumpers JP6 and JP7 and defined...HI all,<br />I inserted jumpers JP6 and JP7 and defined TMDS-RX-SCL,TMDS-RX-SDA, TMDS-TX-SCL as input of project but when i connect ATLYS board to HDMI port of my Laptop and LCD monitor, LED status didn't lighted, i thinks i2c interface is wrong, could you help me? thank you very much!hapvhttps://www.blogger.com/profile/09505620350513154097noreply@blogger.comtag:blogger.com,1999:blog-865007134733273439.post-34284681692965093862011-04-02T14:21:46.562-04:002011-04-02T14:21:46.562-04:00This comment has been removed by the author.hapvhttps://www.blogger.com/profile/09505620350513154097noreply@blogger.comtag:blogger.com,1999:blog-865007134733273439.post-52664181226449964972011-03-01T10:50:26.573-05:002011-03-01T10:50:26.573-05:00Chun Yin,
Regarding the clock net error: My unders...Chun Yin,<br />Regarding the clock net error: My understanding is that the -2 speed grade chip used in the Atlys can't handle some of the higher HDMI clock rates (See table 1 of XAPP 495). I changed the 2 TIMESPEC lines at the top of the ucf file from 100 to 95 MHz and that got rid of the error messages.<br />Only other thing I can suggest is try multiple sources and displays. Some seem to work, some don't.<br />JoeJoe Rothweilerhttps://www.blogger.com/profile/07215509695497889602noreply@blogger.comtag:blogger.com,1999:blog-865007134733273439.post-81455923649277752312011-03-01T05:04:33.350-05:002011-03-01T05:04:33.350-05:00Hi All,
I got some problems when i try to run the...Hi All,<br /><br />I got some problems when i try to run the dvi_demo. I had included the dvi_demo.ucf but once i click to open the Timing Constraints interface, it shows three dialog box which show "The clock net dvi_rx0/rxclk and dvi_rx1/rxclk for Period constraint TS_DVI_CLOCK0/TS_DVI_CLOCK1 is not valid". <br /><br />Even i ignore this error i can't see any observations on the LCD display (out) with my video source (in) after i programed dvi_demo.bit to the Atlys board through JTAG.<br /><br />i had followed ur instruction on connecting the Jumper but still can't work.<br /><br />Can anyone please help on it?Unknownhttps://www.blogger.com/profile/11607234486502088474noreply@blogger.comtag:blogger.com,1999:blog-865007134733273439.post-26401784989721748432011-02-22T10:46:42.463-05:002011-02-22T10:46:42.463-05:00Good catch!! I thought the i2S signals looked flak...Good catch!! I thought the i2S signals looked flakey on the scope, but had not figured out why.Joe Rothweilerhttps://www.blogger.com/profile/07215509695497889602noreply@blogger.comtag:blogger.com,1999:blog-865007134733273439.post-56191633618878088012011-02-22T08:16:06.759-05:002011-02-22T08:16:06.759-05:00Joe,
I made it somehow working too. The problem wa...Joe,<br />I made it somehow working too. The problem was the I2C connection between J2 and J3. Although we connect them by inserting jumpers JP6 and JP7, FPGA shorts them to ground. Because “TMDS-RX-SCL”, “TMDS-RX-SDA”, “TMDS-TX-SCL”, “TMDS-RT-SDA” are connected to FPGA pins but are not used in the design. By default, FPGA makes unused pins pulled to ground. There are two solutions: 1- to change the default setting so that unused pins are float, 2- to define these pins as input in the design. I used the second solution.<br />Now my problem is that it is too noisy. Seems like the receiver PLL doesn’t lock properly.<br /><br />Thanks,<br />KavehUnknownhttps://www.blogger.com/profile/17037352400903954015noreply@blogger.com